Senior Lead - Digital Engineer (Remote)

  • Lets Hire!
  • Bangalore/Bengaluru
  • Job Applicants : 1
  • Posted Date : 05-12-2023

Job Description

Job description

Design and implementation of SoC, Interface (eg MIPI), Signal conditioning blocks, memory etc

The candidate will understand and work on all aspects of the VLSI development cycle such as architecture, micro architecture, Synthesis / PD interaction and design convergence and actively work with various core , verification and physical design teams.

They will perform system architecture, micro-architecture selection, RTL design, simulation, synthesis, timing analysis, lint check, clock domain crossing check, conformal low power check and formal verification in Cadence flow.

Responsible for IP / sub-system level micro-architecture development and RTL coding.

Prepare block/sub-system level timing constraints

Integrate IP/sub-system. Perform basic verification either in IP Verification environment or FPGA.

Keep track of coverage metrics and bugs encountered and fixed. Implement self-testing directed and random tests. Support post silicon bring up and debug activities.

Discuss block and system performance with System Engineers and develop adequate circuit topologies and architectures to fulfil the system requirements.

Supervise the chip floor-planning and layout, synthesis/clock-tree extractions and verifications.

Perform/supervise silicon characterization, reliability evaluation and the development of APIs for measurements.

Prepare and maintain project documentation including general specification, microarchitecture, circuit description, and measurement reports.

Required Education and Experience:

BE/MTech/MS/PhD with 4-10 years of industrial experience.

Good understanding of system specifications and the ability to work with system architects to translate system requirements into circuit requirements at the IC level.

Strong logical analysis skills

Experience in multi clock domain designs

Experience in developing timing constraints

Experience in LINT/CDC checks

Working closely with Synthesis, STA, PD and DFT teams to meet all functional requirements, performance, power, and area goals

Must possess good communication and presentation skills and the desire to be part of a dynamic team.

Job Overview

Job description

Design and implementation of SoC, Interface (eg MIPI), Signal conditioning blocks, memory etc

The candidate will understand and work on all aspects of the VLSI development cycle such as architecture, micro architecture, Synthesis / PD interaction and design convergence and actively work with various core , verification and physical design teams.

They will perform system architecture, micro-architecture selection, RTL design, simulation, synthesis, timing analysis, lint check, clock domain crossing check, conformal low power check and formal verification in Cadence flow.

Responsible for IP / sub-system level micro-architecture development and RTL coding.

Prepare block/sub-system level timing constraints

Integrate IP/sub-system. Perform basic verification either in IP Verification environment or FPGA.

Keep track of coverage metrics and bugs encountered and fixed. Implement self-testing directed and random tests. Support post silicon bring up and debug activities.

Discuss block and system performance with System Engineers and develop adequate circuit topologies and architectures to fulfil the system requirements.

Supervise the chip floor-planning and layout, synthesis/clock-tree extractions and verifications.

Perform/supervise silicon characterization, reliability evaluation and the development of APIs for measurements.

Prepare and maintain project documentation including general specification, microarchitecture, circuit description, and measurement reports.

Required Education and Experience:

BE/MTech/MS/PhD with 4-10 years of industrial experience.

Good understanding of system specifications and the ability to work with system architects to translate system requirements into circuit requirements at the IC level.

Strong logical analysis skills

Experience in multi clock domain designs

Experience in developing timing constraints

Experience in LINT/CDC checks

Working closely with Synthesis, STA, PD and DFT teams to meet all functional requirements, performance, power, and area goals

Must possess good communication and presentation skills and the desire to be part of a dynamic team.

Roles & Responsibilities

Job description

Design and implementation of SoC, Interface (eg MIPI), Signal conditioning blocks, memory etc

The candidate will understand and work on all aspects of the VLSI development cycle such as architecture, micro architecture, Synthesis / PD interaction and design convergence and actively work with various core , verification and physical design teams.

They will perform system architecture, micro-architecture selection, RTL design, simulation, synthesis, timing analysis, lint check, clock domain crossing check, conformal low power check and formal verification in Cadence flow.

Responsible for IP / sub-system level micro-architecture development and RTL coding.

Prepare block/sub-system level timing constraints

Integrate IP/sub-system. Perform basic verification either in IP Verification environment or FPGA.

Keep track of coverage metrics and bugs encountered and fixed. Implement self-testing directed and random tests. Support post silicon bring up and debug activities.

Discuss block and system performance with System Engineers and develop adequate circuit topologies and architectures to fulfil the system requirements.

Supervise the chip floor-planning and layout, synthesis/clock-tree extractions and verifications.

Perform/supervise silicon characterization, reliability evaluation and the development of APIs for measurements.

Prepare and maintain project documentation including general specification, microarchitecture, circuit description, and measurement reports.

Required Education and Experience:

BE/MTech/MS/PhD with 4-10 years of industrial experience.

Good understanding of system specifications and the ability to work with system architects to translate system requirements into circuit requirements at the IC level.

Strong logical analysis skills

Experience in multi clock domain designs

Experience in developing timing constraints

Experience in LINT/CDC checks

Working closely with Synthesis, STA, PD and DFT teams to meet all functional requirements, performance, power, and area goals

Must possess good communication and presentation skills and the desire to be part of a dynamic team.

Job Summary

  • Salary Range : 10 Lakhs - 20 Lakhs a year
  • Job Type : Contract
  • Experience : 5 Years
  • Number Of Openings: 1
  • Job Shift : Day Shift
  • Mode of Work: Work From Office
  • Web. Address: www.careermoves.co.in

Mode of Interview

  • CV Screening
  • Technical Assessment
  • Coding Test
  • Video Interviews
  • HR Interview

Skills

  • VLSI
  • FPGA
  • System Architecture
  • Semi Conductor
  • DFT
  • Simulation
  • Analog
  • SOC

About Company

Major company with 10000+ employees across the Globe

ZeroNoticePeriod is an exclusive online hiring platform connecting Job seekers with ZERO Notice Period with employers looking for Immediate hires. That’s our niche. With a focused & verified database of Talent with Zero Notice Period, We help Employers hire at a very fast pace without having to lose time on "searching" talent with Zero notice period .

ZeroNoticePeriod equals Fastest Hiring.

Find More Jobs